TY - JOUR
T1 - A Balanced Distributed Cascode Power Amplifier with an Integrated Chebyshev Load Balancer for Full-Duplex Wireless Operation
AU - Melamed, Itamar
AU - Regev, Dror
AU - Ginzberg, Nimrod
AU - Keren, Rani
AU - Cohen, Emanuel
N1 - Publisher Copyright:
© 1963-2012 IEEE.
PY - 2024
Y1 - 2024
N2 - This work proposes a fully integrated transmitter front end based on a balanced distributed cascode power amplifier (BDC-PA) and a passive second-order reconfigurable reflective self-interference cancellation (SIC) filter for full-duplex wireless applications. The balanced topology provides inherent passive transmit-receive (TX-RX) isolation complemented by the passive SIC filter, which accounts for the signal, noise, and nonlinearity components of the direct TX-RX leakages and the reflections from a commercial Wi-Fi antenna. A digital cancellation technique is used to enhance the overall cancellation. A front-end chip prototype fabricated in TSMC's 65-nm CMOS process operating between 5 and 6 GHz and occupying the area of 1.2 mm2 achieves 19.5-dBm Psat with 31% peak PAE, 17-dBm OP1dB, and 8-10-dB RX noise figure (NF). The analog SIC achieves 40 dB of TX-RX isolation, and an overall cancellation of 78 dB is observed using the digital algorithm. The TX achieves an error-vector magnitude (EVM) of -30 dB at 10-dB power backoff using a 20-MHz Wi-Fi OFDM signal without DPD.
AB - This work proposes a fully integrated transmitter front end based on a balanced distributed cascode power amplifier (BDC-PA) and a passive second-order reconfigurable reflective self-interference cancellation (SIC) filter for full-duplex wireless applications. The balanced topology provides inherent passive transmit-receive (TX-RX) isolation complemented by the passive SIC filter, which accounts for the signal, noise, and nonlinearity components of the direct TX-RX leakages and the reflections from a commercial Wi-Fi antenna. A digital cancellation technique is used to enhance the overall cancellation. A front-end chip prototype fabricated in TSMC's 65-nm CMOS process operating between 5 and 6 GHz and occupying the area of 1.2 mm2 achieves 19.5-dBm Psat with 31% peak PAE, 17-dBm OP1dB, and 8-10-dB RX noise figure (NF). The analog SIC achieves 40 dB of TX-RX isolation, and an overall cancellation of 78 dB is observed using the digital algorithm. The TX achieves an error-vector magnitude (EVM) of -30 dB at 10-dB power backoff using a 20-MHz Wi-Fi OFDM signal without DPD.
KW - Cascode power amplifier
KW - Volterra series
KW - full duplex
KW - power amplifier
KW - self-interference cancellation
UR - http://www.scopus.com/inward/record.url?scp=85192702290&partnerID=8YFLogxK
U2 - 10.1109/TMTT.2024.3394884
DO - 10.1109/TMTT.2024.3394884
M3 - ???researchoutput.researchoutputtypes.contributiontojournal.article???
AN - SCOPUS:85192702290
SN - 0018-9480
VL - 72
SP - 6696
EP - 6705
JO - IEEE Transactions on Microwave Theory and Techniques
JF - IEEE Transactions on Microwave Theory and Techniques
IS - 11
ER -